Power Distribution Networks with On-Chip Decoupling Capacitors
Main Authors: | , , |
---|---|
Corporate Author: | |
Format: | eBook |
Language: | English |
Published: |
New York, NY :
Springer US : Imprint: Springer,
2008.
|
Edition: | 1st ed. 2008. |
Subjects: | |
Online Access: | https://doi.org/10.1007/978-0-387-71601-5 |
Table of Contents:
- Inductive Properties of Electric Circuits
- Properties of On-Chip Inductive Current Loops
- Electromigration
- High Performance Power Distribution Systems
- Decoupling Capacitance
- On-Chip Power Distribution Networks
- Computer-Aided Design and Analysis
- Inductive Properties of On-Chip Power Distribution Grids
- Variation of Grid Inductance with Frequency
- Inductance/Area/Resistance Tradeoffs
- Scaling Trends of On-Chip Power Distribution Noise
- Impedance Characteristics of Multi-Layer Grids
- Multiple On-Chip Power Supply Systems
- On-Chip Power Distribution Grids with Multiple Supply Voltages
- Decoupling Capacitors for Multi-Voltage Power Distribution Systems
- On-chip Power Noise Reduction Techniques in High Performance ICs
- Effective Radii of On-Chip Decoupling Capacitors
- Efficient Placement of Distributed On-Chip Decoupling Capacitors
- Impedance/Noise Issues in On-Chip Power Distribution Networks
- Conclusions.